Prof. Vijay Shankar Pasupureddi,
Department : Electrical and Computer Sciences
Publications
1Rakesh Varma Rena, Raviteja Kammari, Vijaysankar Pasupureddi, “0.4-1GHz Sub-sampling Mixer-First RF Front-End with 50dB HR3, +10dBm IB-IIP3 in 65nm CMOSâ€, is accepted for publication in IEEE Transactions On Very Large Scale Integration (VLSI) Systems, April, 2023, DOI: 10.1109/TVLSI.2023.3269011.
2Prema Kumar Govindaswamy, Raviteja Kammari and Vijaysankar Pasupureddi, “An adaptive link trainingâ€based hybrid circuit topology for fullâ€duplex onâ€chip interconnectsâ€, Wiley, International Journal of Circuit Theory and Applications, April 2023, https://doi.org/10.1002/cta.3616
3Prema Kumar Govindaswamy and Vijaya Sankara Rao Pasupureddi, “A power-efficient current-integrating hybrid for full-duplex communication over chip-to-chip interconnectsâ€, Wiley, International Journal of Circuit Theory and Applications, 27 July 2022, https://doi.org/10.1002/cta.3392
4Raviteja Kammari, Jagapathi G, Subrahmanyam Boyapati and Vijaya Sankara Rao Pasupureddi, “Modeling and Design of A Compact Low-Power Folded Cascode OpAmp With High EMI-Immunity”, IEEE Transactions on Electromagnetic Compatibility, September 2021(accepted).
5Jagapathi G, Subrahmanyam Boyapati and Vijaya Sankara Rao Pasupureddi; Compact CMOS Miller OpAmp With High EMI-immunity,” DOI 10.1109/TEMC.2020.2995103, May, 2020 in IEEE Transactions on Electromagnetic Compatibility.
6Pankaj Venuturuapalli,Prema Kumar Govindaswamy and Vijaya Sankara Rao Pasupureddi, Residue Monitor Enabled Charge-Mode Adaptive Echo-Cancellation for Simultaneous Bidirectional Signaling over On-Chip Interconnects, Microelectronics Journal, May, 2020.
7Prema Kumar Govindaswamy and Vijaya Sankara Rao Pasupureddi, A 2^7-1, 20 Gb/s, Low-Power, Charge-Steering Half-Rate PRBS Generator in 1.2V, 65nm CMOS, to Circuits, Systems, and Signal Processing; March, 2020.
8Raviteja Kammari and Vijaya Sankara Rao Pasupureddi , “Charge Controlled Delay Element Enabled Widely Linear Power Efficient MPCG-MDLL in 1.2V, 65nm CMOS”, Wiely, International Journal of Circuit Theory and Applications, 19 December 2019 https://doi.org/10.1002/cta.2719
9A. Kale, S. Popuri, M. Koeberle, J. Sturm and Vijaya Sankara Rao Pasupureddi, “A −40 dB EVM, 77 MHz Dual-Band Tunable Gain Sub-Sampling Receiver Front End in 65-nm CMOS,” in IEEE Transactions on Circuits and Systems I: Regular Papers, vol. 66, no. 3, pp. 1166-1179, March 2019.
10A −40 dB EVM 20MHz subsampling multistandard receiver architecture with dynamic carrier detection, bandwidth estimation, and EVM optimization, Ajinkya Kale, Johannes Sturm, Vijaya Sankara Rao Pasupureddi, Wiely, International Journal of Circuit Theory and Applications, First published: 18 February 2019 https://doi.org/10.1002/cta.2601.
11Ajinkya Kale, Graciele Batistell, Suchendranath Popuri, Vijaya Sankara Rao Pasupureddi, Wolfgang Boesch, Johannes Sturm, “Integration Solutions for Reconfigurable Multi-Standard Wireless Transceiversâ€, e&i elektrotechnik und Informationstechnik, Springer Wien, 2018.
12Prateek Pendyala and Vijaya Sankara Rao Pasupureddi, “100-Mb/s Enhanced Data Rate MIL-STD-1553B Controller in 65-nm CMOS Technology†IEEE Transactions on Aerospace and Electronic Systems, Page(s): 2917 – 2929, December 2016, DOI: 10.1109/TAES.2016.150564
13Divya Duvvuri, and Vijaya Sankara Rao Pasupureddi, “”Design and Analysis of a Current Mode Integrated CTLE with Charge Mode Adaptation” Volume 53, Pages 81-89, Elsevier Microelectronics Journal.
14Ajinkya Kale, Ramakrishna Thirumuru and Vijaya Sankara Rao Pasupureddi , “Wideband Channelized Sub-sampling Transceiver for Digital RF Memory based Electronic Attack Systemâ€, Elsevier Aerospace Science and Technology, Volume 51, April 2016, Pages 34–41, doi:10.1016/j.ast.2016.01.009
15Vijaya Sankara Rao P, Pradip Mandal, “Current-Mode Full-Duplex(CMFD) Signaling for Publications High-Speed Chip-to-Chip Interconnect’ Elsevier: Microelectronics Journal, 42(2011)957965.
16Vijaya Sankara Rao P, Nachiket Desai and Pradip Mandal, “A Low Power 5 Gb/s Current-Mode LVDS Output Driver with Active Termination Circuits, Systems and Signal Processing, Springer DOI: 10.1007/s00034-011-9280-2
17Mrigank Sharad, Vijaya Sankara Rao P and Pradip Mandal “Half-Rate Duobinary Transmitter Architecture for Chip-to-Chip Interconnect Applications”, Springer Analog Integrated Circuits and Signal Processing, Volume 68 Issue 3, September 2011, Pages 361-377.
18Vijaya Sankara Rao P, Pradip Mandal, A new current-mode receiver for high-speed electrical/optical link”, Elsevier: International Journal of Electronics and Communication (2010), doi:10.1016/j.aeue.2010.01.018.
19Vijaya Sankara Rao P, Pradip Mandal, Active Terminated Transmitter and Receiver Circuits for High-Speed Low-Swing Duobinary Signaling”, Wiley: International Journal of Circuit Theory and Applications(2010),DOI: 10.1002/cta.730.
20Vijaya Sankara Rao P, Pradip Mandal and Debashis Banerjee ” Active Terminated Current-Mode Pre-emphasis Transmitter for PCI Express Standard” Elsevier: International Journal of Electronics and Communication,10.1016/j.aeue.2010.09.007.
21Vijaya Sankara Rao P, Pradip Mandal, “Current-Mode Analogue Interface for High-Speed Low-Current Differential Signalling”, In Taylor & Francis: International Journal of Electronics, Volume 97, Issue 9, Pages 1007 to 1020, 2010.
1Prema Kumar Govindaswamy, Nijwm Wary and Vijaya Sankara Rao Pasupureddi, “A Low-Power Half-Rate Charge-Steering Hybrid for Full-Duplex Chip-to-Chip Interconnectsâ€, has been accepted for presentation at the 2022 IEEE International Symposium on Circuits & Systems, to be held in Austin, Texas USA from May 28 through June 1, 2022
2Prema Kumar Govindaswamy and Vijaysankar Pasupureddi, “High-Swing, Power-efficient, current-Mode Hybrid Circuit Topologies for Simultaneous Bidirectional Communicationâ€, has been accepted for presentation at the 2023 21st IEEE Interregional NEWCAS Conference, Edinburgh, Scotland June 26-28, 2023.
3Rakesh Rena, Raviteja Kammari, Vijaya Sankara Rao Pasupureddi, “Digitally Intensive Sub-Sampling Mixer-First Direct Down-Conversion Receiver Architectureâ€, has been accepted for presentation at the 65th IEEE International Midwest Symposium on Circuits and Systems (MWSCAS-2022), Fukuoka, Japan Aug 7 – 10, 2022.
4Prema Kumar Govindaswamy, Nijwm Wary and Vijaya Sankara Rao Pasupureddi, “Power Efficient Echo-Cancellation Based Hybrid for Full-Duplex Chip-to-Chip Interconnectsâ€, has been accepted for presentation at the 2022 IEEE International Symposium on Circuits & Systems, to be held in Austin, Texas USA from May 28 through June 1, 2022.
5Rakesh Rena, Suraj Kumar Verma, Vijaya Sankara Rao Pasupureddi, “A Process Scalable Architecture for Low Noise Figure Sub-Sampling Mixer-First RF Front-End”, 2021 IEEE International Symposium on Circuits and Systems (ISCAS), Daegu, Korea from May 22-28, 2021.
6Prema Kumar Govindaswamy and Vijaya Sankara Rao Pasupureddi; A 2^7-1 Low-Power Half-Rate 16-Gb/s Charge-Mode PRBS Generator in 1.2V, 65 nm CMOS’IEEE Computer Society Annual Symposium on VLSI GrandResort, Limassol, CYPRUS, July 6-8, 2020
7Pankaj Venuturuapalli,Prema Kumar Govindaswamy and Vijaya Sankara Rao Pasupureddi “An Adaptive Hybrid with Residue Monitor for Full-Duplex On-Chip Interconnects”, 2020 IEEE International Symposium on Circuits & Systems, Seville, Spain, May 17-20, 2020
8Raviteja Kammari and Vijaya Sankara Rao Pasupureddi A Widely Linear, Power Efficient, Charge Controlled Delay Element for Multi-Phase Clock Generation in 1.2V, 65nm CMOS, The 23rd International Symposium on VLSI Design and Test (VDAT-2019)(accepted for oral presentation)
9A. Kale, S. Popuri, M. Koeberle, J. Sturm and V. S. R. Pasupureddi, 0.9 to 2.5 GHz Sub-Sampling Receiver Architecture for Dynamically Reconfigurable SDR 2018 IEEE Computer Society Annual Symposium on VLSI (ISVLSI), August 9, 2018
10Suchendranath Popuri, Vijaya Sankara Rao Pasupureddi and Johannes Sturm, “A Tunable Gain and Tunable Band Active Balun LNA for IEEE 802.11ac WLAN Receivers†European solid state circuits conference 2016, ESSCIRC 2016, held in Lausanne, Switzerland from 12-15 September 2016.
11Pratap Tumkur Renukaswamy, Vijaya Sankara Rao Pasupureddi and Johannes Sturm, “Analysis and Design of Differential Feedback CG LNA Topologies for Low Voltage Multistandard Wireless Receiversâ€, IEEE Austrochip, October 2016, Villach, Austria.
12Darshan Shetty,, Vijaya Sankara Rao Pasupureddi and Johannes Sturm, “A 2.4 GHz, 1 dB Noise Figure Common-Gate LNA for WLAN Frontendâ€, IEEE 24th Telecommunications forum TELFOR 2016, Serbia, Belgrade, November 22-23, 2016.
13Divya Duvvuri, and Vijaya Sankara Rao Pasupureddi, An Integrated Current Mode CTLE Receiver Front End with Charge Mode Adaptation, IEEE Computer Society Annual Symposium on VLSI, Pittsburgh, Pennsylvania, U.S.A., July 11-13, 2016
14Divya Duvvuri, and Vijaya Sankara Rao Pasupureddi “A New Hybrid Circuit Topology for Simultaneous Bidirectional Signaling Over on-Chip Interconnects”2016 IEEE Int’l Symposium on Circuits & Systems, to be held in Montreal, Canada from May 22-26, 2016.
15Prateek Pendyala and Vijaya Sankara Rao Pasupureddi, “Backward Compatible Mil-STD-1553B Analog Transceiver Upgrade for 100-Mb/S Data Rate†20th International Symposium on VLSI Design and Test VDAT-2016, May 24th- May 27th 2016, Guwahati, India.
16Bhuvanan, K. and Vijaya Sankara Rao Pasupureddi “A Low Power Charge Mode Compressive Acquisition of Multichannel EEG Signalsâ€, 2016 IEEE Int’l Symposium on Circuits & Systems, to be held in Montreal, Canada from May 22-26, 2016
17Prateek Pendyala and Vijaya Sankara Rao Pasupureddi “MIl-STD-1553+: Integrated Remote Terminal and Bus Controller at 100-Mb/S Data Rateâ€, 2015 IEEE Int’l Symposium on Circuits & Systems, Portugal, May 24-27, 2015.-ISCAS 2015
18Prateek Pendyala and Vijaya Sankara Rao Pasupureddi ” “RT-MIL-STD-1553+: Remote terminal controller for MIL-STD-1553B at 100-Mb/s data rate,” IEEE 16th International Symposium on Quality Electronic Design (ISQED 2015)â€. Santa Clara, CA, 2015, pp. 502-506. doi: 10.1109/ISQED.2015.7085476
19Divya Duvvuri, Vijaya Sankara Rao P and Chattopadhyay J “a 100 Mb/s transceiver for Enhanced MIL-STD-1553â€, IEEE Asia Pacific Conference on Circuits and Systems, 17-20 November, 2014, Okinawa, Japan.
20Ajinkya Kale and Vijaya Sankara Rao P and Chattopadhyay J “Design and Simulation of Wideband Channelized Transceiver for DRFM Applicationâ€, IEEE Asia Pacific Conference on Circuits and Systems, 17-20 November 2014, Okinawa, Japan.
21Somanshu Agarwal and Vijaya Sankara Rao P, “A 5Gb/s Adaptive Continuous-Time Linear Equalizer with Eye-Monitoring†The IEEE 57th International Midwest Symposium on Circuits and Systems, College Station, Texas, USA, August 3-6, 2014.
22R. Gopikrishnan, Vijaya Sankara Rao Pasupureddi, Govindarajulu Regeti: A Power Efficient Fully Differential Back Terminated Current-Mode HDMI Source. IEEE VLSI Design 2014: 575-579.
23Bhuvanan Kaliannan, Vijaya Sankara Rao Pasupureddi: A Low Power CMOS Imager Based on Distributed Compressed Sensing. IEEE VLSI Design 2014: 534-538.
24Shoaran Mahsa, mariazel.maqueda, Vijaya Sankara Rao P, Leblebici Yusuf, and Schmid Alexandre “A Low-Power Area-Efficient Compressive Sensing Approach for Multi-Channel Neural Recording “, 2013 IEEE International Symposium on Circuits and Systems, Beijing, China, 19-23 May, 2013.
25Bhuvanan, K. ; Krishna, Abhiram Sai ; Golla, Govardhan ; Vijaya Sankara Rao P, “A Multi-camera Wireless Capsule Endoscopic System”, IEEE India Educators’ Conference (TIIEC), 2013 Texas Instruments, 65-68, 4-6 April 2013.
26Bhuvanan Kaliannan, Vijaya Sankara Rao P, “Implementation of a Charge Redistribution Based 2-D DCT Architecture for Wireless Capsule Endoscopy “, 26th IEEE International Conference on VLSI Design, 5-10, Jan. 2013, Chennai, India
27Mriagnak Sharad, Vijaya Sankara Rao P and Pradip Mandal, “A New Double Data Rate(DDR) Dual-Mode Duobinary Transmitter Architecture”, 24th IEEE International Conference on VLSI Design, 2-7, Jan. 2011, Chennai, India
28Vijaya Sankara Rao P, Pradip Mandal,” Current-Mode Echo Cancellation for Full-Duplex Chip-to-Chip Data Communication”, 2010 IEEE Asia Pacific Conference on Circuits and Sys-tems, 6-9 December, Kuala Lumpur, Malaysia
29Vijaya Sankara Rao P, Pradip Mandal “A New Power Efficient Current-Mode 4-PAM Transmitter Interface for Off-Chip Interconnect”,2010 IEEE Asia Pacific Conference on Circuits and Systems, 6-9 December, Kuala Lumpur, Malaysia.
30Vijaya Sankara Rao P, Pradip Mandal and Sunil Sachdev, “High-Speed Low-Current Duobi-nary Signaling Over Active Terminated Chip-to-Chip Interconnect”, IEEE Annual Symposium on VLSI, May 13-15,Tampa, Florida, USA, 2009.
31Vijaya Sankara Rao P, Pradip Mandal,” Self-Termination Scheme for High-Speed Chip-to-Chip Data Communication “, IEEE International Symposium on Signals, Circuits and Sys-tems(ISSCS),July 9-10, Iasi, Romania, 2009
32Vijaya Sankara Rao P, Mrigank Sharad and Pradip Mandal, “High-Speed Transmitter for Fully Differential Current-Mode Polyquaternary Signaling Scheme”, IEEE International Midwest Symposium on Circuits and Systems(MWSCAS 2009), August 2-5, Cancn, Mexico, 2009
33Pradip Mandal, Sailesh Pati, Vijaya Sankara Rao P, ” Active Terminated Differential Current-Mode Receiver for High-Speed Data Communication”, IEEE NEWCAS-TAISA’09, June28-July 01, Toulouse, France, 2009
34T V Kalyan, Madhu Mutyam, Vijaya Sankara Rao P “Exploiting Variable Cycle Transmission for Energy-Efficient On-Chip Interconnect Design”, 21st International IEEE Conference on VLSI Design Hyderabad, India, 2008.